DocumentCode :
719216
Title :
Design a low latency arbiter for on chip communication architecture
Author :
Khanam, Ruqaiya ; Sharma, Himanshu ; Gaur, Srishti
Author_Institution :
Galgotias Univ., Greater Noida, India
fYear :
2015
fDate :
15-16 May 2015
Firstpage :
1421
Lastpage :
1426
Abstract :
This paper presents a modified dynamic bus arbiter architecture for a system on chip design. A high performance SoC communication architecture based on probability bus distribution algorithm where all masters request are having same priority. However, the arbitration plays a critical role in determining performance of bus distribution based system. When all masters generate the request to access the bus at the same time, arbiter manages the situation using information about previously granted master, priority scheme and existing lottery arbitration scheme. This method solves the problem of granting the same master for more than one consecutive cycle. This method also solves the problem of deciding which master to grant when pseudo random number is greater than total partial sum by employing a priority selection method and information about previous granted master. The modified lottery arbitration scheme based communication architecture removes bus starvation and contention problem. This architecture provides a significant reduction in latencies (up to 78.75%) compared to probability based dynamically configured round robin arbiter scheme. The architecture is modeled in Verilog HDL and some of simulation results are presented.
Keywords :
asynchronous circuits; integrated circuit design; probability; random number generation; system-on-chip; SoC communication architecture; Verilog HDL; consecutive cycle; dynamic bus arbiter architecture; lottery arbitration scheme; low latency arbiter design; on chip communication architecture; priority selection method; probability bus distribution algorithm; pseudo random number; round robin arbiter scheme; system on chip design; Algorithm design and analysis; Automation; Computer architecture; Generators; Hardware design languages; Heuristic algorithms; System-on-chip; Bus Arbiter; System-on-chip (SoC); Verilog HDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Communication & Automation (ICCCA), 2015 International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-8889-1
Type :
conf
DOI :
10.1109/CCAA.2015.7148604
Filename :
7148604
Link To Document :
بازگشت