DocumentCode :
71986
Title :
Influence of Plugging DC Offset Estimation Integrator in Single-Phase EPLL and Alternative Scheme to Eliminate Effect of Input DC Offset and Harmonics
Author :
Fengjiang Wu ; Dongyang Sun ; Lujie Zhang ; Jiandong Duan
Author_Institution :
Harbin Inst. of Technol., Harbin, China
Volume :
62
Issue :
8
fYear :
2015
fDate :
Aug. 2015
Firstpage :
4823
Lastpage :
4831
Abstract :
In this paper, the dynamic expressions of the amplitude and frequency estimated by the standard enhanced phase-locked loop (EPLL) and the ones with input dc offset estimation integrator (DCEI) are derived originally and reveal that the DCEI enlarges the amplitude of the periodic ripples caused by the dynamic disturbances and prolongs the dynamic process. To achieve correct estimation when the input signal contains dc offset and harmonics but without deteriorating the dynamic performance, an improved EPLL combined with delayed signal cancellation (DSC) is proposed. A DSC operator is employed to the input of the EPLL to eliminate dc offset and even-order harmonics. A cascaded DSC (CDSC) module is applied in both frequency and amplitude loops to remove the effect of most of the residual odd-order harmonics. The structure of the CDSC module and delay coefficients are designed in detail. Experimental results of all the three PLLs are presented and compared to validate the theoretical analysis results and the proposed EPLL.
Keywords :
amplitude estimation; cascade networks; frequency estimation; harmonic analysis; integrating circuits; modules; phase locked loops; CDSC module; amplitude estimation; amplitude loop; cascaded delayed signal cancellation; delay coefficient; dynamic disturbance; dynamic expression; enhanced phase-locked loop; even-order harmonics; frequency estimation; frequency loop; input DC offset effect elimination; periodic ripple; plugging DC offset estimation integrator; residual odd-order harmonics; single-phase EPLL; Delays; Estimation; Frequency estimation; Frequency locked loops; Harmonic analysis; Phase locked loops; Power harmonic filters; DC offset and harmonics; Enhanced phase-locked loop; delayed signal cancellation; delayed signal cancellation (DSC); enhanced phase-locked loop (EPLL);
fLanguage :
English
Journal_Title :
Industrial Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0046
Type :
jour
DOI :
10.1109/TIE.2015.2405496
Filename :
7045547
Link To Document :
بازگشت