DocumentCode :
721392
Title :
Initialization for time delay digital tanlock loop
Author :
Al-Ali, Omar Al-kharji ; Anani, Nader ; Al-Qutayri, Mahmoud ; Al-Araji, Saleh
Author_Institution :
Higher Colleges of Technol., United Arab Emirates
fYear :
2015
fDate :
17-19 May 2015
Firstpage :
108
Lastpage :
111
Abstract :
This paper presents an improved second-order time delay digital tanlock loop (TDTL) system. It uses an initialization technique to enhance some of the main performance parameters of the original TDTL loop and hence overcome some of the inherent loop limitations. A one-bit Sigma-Delta modulator is used to initialize the DCO (digital controlled oscillator) for coarse tuning mode in order to enhance the noise immunity of the TDTL loop. An evaluation of the improved architecture using Simulink/Matlab, under noise-free as well as noisy conditions, demonstrated marked improvements in performance compared to the original TDTL.
Keywords :
delay lock loops; digital control; integrated circuit modelling; oscillators; sigma-delta modulation; DCO; Simulink-Matlab; TDTL system; digital controlled oscillator; initialization technique; one-bit sigma-delta modulator; second-order time delay digital tanlock loop system; PLL; Sigma-delta; initialization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Communication Technology Research (ICTRC), 2015 International Conference on
Conference_Location :
Abu Dhabi
Type :
conf
DOI :
10.1109/ICTRC.2015.7156433
Filename :
7156433
Link To Document :
بازگشت