DocumentCode :
72152
Title :
Modeling and Tools for Power Supply Variations Analysis in Networks-on-Chip
Author :
Dahir, Nizar S. ; Mak, Terrence ; Xia, Feng ; Yakovlev, Alex
Author_Institution :
Sch. of Electr. & Electron. Eng., Newcastle Univ., Newcastle upon Tyne, UK
Volume :
63
Issue :
3
fYear :
2014
fDate :
Mar-14
Firstpage :
679
Lastpage :
690
Abstract :
Power supply integrity has become a critical concern with the rapid shrinking feature size and the ever increasing power consumption in nanometre scale integration. In particular, on-chip communication in platforms such as networks-on-chip (NoC) dictates the power dissipation and overall system performance in multicore systems and embedded computing architectures. These architectures require a dedicated tool for analyzing the power supply noise which must embed distinctive communication characteristics and spatial parameters. In this paper, we present a tool dedicated to determining the on-chip VDD drops due to communication workload in NoCs. This tool integrates a fast power grid model, an NoC simulator, an on-chip link model, and a microarchitectural power model for router. The model has been rigorously verified using SPICE simulations. The proposed model and tools are further exemplified through analyzing the impact of power supply noise for NoC links. Statistical timing analysis of NoC links in the presence of power supply noise was performed to evaluate the bit error rates (BERs). This work would enable better understanding of the tradeoffs existing in the design of NoCs, and the induced power supply noise due to on-chip communication. This understanding is crucial for the analysis of the quality of service (QoS) of communication fabrics in NoCs at the early design stages.
Keywords :
SPICE; circuit simulation; error statistics; integrated circuit design; network routing; network-on-chip; power consumption; power grids; power supply circuits; quality of service; statistical analysis; BER; NoC design; NoC link; NoC simulator; QoS; SPICE simulation; bit error rate; communication workload; distinctive communication characteristics; embedded computing architecture; microarchitectural power model; multicore system; nanometre scale integration; networks-on-chip; on-chip VDD drops; on-chip communication; on-chip link model; power consumption; power dissipation; power grid model; power supply integrity; power supply noise; power supply variations analysis; quality of service communication fabric; router; spatial parameter; statistical timing analysis; system performance; Computational modeling; Integrated circuit modeling; Load modeling; Noise; Power grids; Power supplies; System-on-a-chip; Networks-on-chip; bit error rate; on-chip routing; power grid granularity; power grid simulation; power supply noise; probability of error; timing analysis;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2012.272
Filename :
6357185
Link To Document :
بازگشت