Title :
Low cost high performance bare die PoP with embedded trace coreless technology and “coreless cored” build up substrate manufacture process
Author :
Leilei Zhang ; Greco, Joseph
Author_Institution :
ATG (Adv. Technol. Group), NVIDIA Corp., Santa Clara, CA, USA
Abstract :
Handheld and mobile application processors are under high pressure of performance, form factor and cost. In this paper, we reviewed one high performance, low profile, low cost package on package (PoP) developed for NVIDIA´s TK1 SOC. Detailed package special structure and unique substrate manufacture process flow are presented in this paper to explain how this package meets performance, form factor and cost challenges. This package also shows very robust reliability. No special toolings were needed for this package´s handling, assembly process and surface mount process. Existing assembly line and SMT line were used for package manufacture and SMT. High layer count PoP products (8L and 7L coreless) have been designed with this technology. This product was successfully built and used in high performance handheld applications in high volume production Patents are in filling process.
Keywords :
assembling; integrated circuit manufacture; surface mount technology; system-on-package; SMT line; TK1 SOC; assembly line; assembly process; bare die PoP; coreless cored build up substrate manufacture process; embedded trace coreless technology; filling process; form factor; low cost package on package; mobile application processors; package manufacture; substrate manufacture process flow; surface mount process; Assembly; Program processors; Reliability; Silicon; Strips; Substrates;
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
DOI :
10.1109/ECTC.2015.7159697