DocumentCode :
723158
Title :
Metal contamination evaluation of a TSV reveal process using direct Si/Cu grinding and residual metal removal
Author :
Watanabe, Naoya ; Aoyagi, Masahiro ; Katagawa, Daisuke ; Bandoh, Tsubasa ; Mitsui, Takahiko ; Yamamoto, Eiichi
Author_Institution :
Nanoelectron. Res. Inst., Nat. Inst. of Adv. Ind. Sci. & Technol., Tsukuba, Japan
fYear :
2015
fDate :
26-29 May 2015
Firstpage :
1452
Lastpage :
1457
Abstract :
We evaluated the metal contamination generated by a through silicon via (TSV) reveal process using direct Si/Cu grinding and residual metal removal. To evaluate the metal contamination, a complementary metal oxide semiconductor (CMOS) + TSV wafer was prepared. The diameter and depth of the TSVs were 20 μm and 50 μm, respectively. TSV density was approximately 10%. The distance between each circuit component and TSV was 60 μm. After it was bonded to a glass support substrate, a TSV reveal process was performed by using direct Si/Cu grinding and residual metal removal. The wafer thickness after the TSV reveal process was 38 μm. After the TSV reveal process, the leakage current of the n+/p diodes and the capacitance-time characteristics of the n-type MOS capacitors were measured. The leakage current of the n+/p diodes was virtually unchanged after the TSV reveal process. In addition, the change in the generation lifetime of minority carriers determined by Zerbst analysis was less than 6%. These results demonstrate that the influence of the TSV reveal process on circuit components is small.
Keywords :
CMOS integrated circuits; MOS capacitors; contamination; copper; grinding; minority carriers; semiconductor diodes; silicon; three-dimensional integrated circuits; CMOS wafer; Si-Cu; TSV density; TSV reveal process; TSV wafer; Zerbst analysis; capacitance-time characteristics; circuit component; complementary metal oxide semiconductor; direct Si-Cu grinding; glass support substrate; leakage current; metal contamination; minority carriers; n+/p diodes; n-type MOS capacitors; residual metal removal; size 20 mum; size 50 mum; through silicon via; Contamination; Current measurement; MOS capacitors; Metals; Pollution measurement; Silicon; Wheels;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
Type :
conf
DOI :
10.1109/ECTC.2015.7159788
Filename :
7159788
Link To Document :
بازگشت