• DocumentCode
    723239
  • Title

    Wafer level high temperature reliability study by backside probing f or a 50um thin TSV wafer

  • Author

    Premachandran, C.S. ; Ranjan, Rakesh ; Agarwal, Rahul ; Yap Sing Fui ; Paliwoda, Peter ; Sarasvathi, Thangaraju ; Arfa, Gondal ; Patrick, Justison ; Mahadeva Iyer, Natarajan

  • Author_Institution
    GLOBALFOUNDRIES U.S Inc., Malta, NY, USA
  • fYear
    2015
  • fDate
    26-29 May 2015
  • Firstpage
    2144
  • Lastpage
    2148
  • Abstract
    Wafer level reliability of TSV has been studied with respect to FEOL (Front end of line) and BEOL (Back end of line) reliability aspects. TSV keep out zone (KoZ) study has been done with varying gate length and width of transistor. Voltage ramp stress (VRS) analysis has been done by varying gate voltage for different KOZ for both SG and EG oxide devices and found not significant impact to device performance. Testing is done for both thick and thin (50um) wafer and found little effect due to wafer thinning. Wafer level FEOL reliability tests are done at 125 deg C and for a 50um thin wafer, a new methodology by probing the device from back side through TSV with a carrier wafer is demonstrated. Probing of the device from the backside of the device eliminate the thin wafer de-bonding from the carrier wafer and mounting onto a dicing tape. With new methodology reliability of the wafer is improved by eliminating thin wafer debonding and also able to test the thin wafer at higher temperature 125 °C which was not possible with wafer on a dicing tape which can withstand only temperature up to 60°C.
  • Keywords
    integrated circuit reliability; integrated circuit testing; stress effects; three-dimensional integrated circuits; wafer bonding; BEOL; FEOL; TSV wafer; back end-of-line reliability; backside probing; dicing tape; front end-of-line reliability; size 50 mum; temperature 125 C; temperature 60 C; thin wafer debonding; voltage ramp stress analysis; wafer level high temperature reliability; Integrated circuit reliability; Probes; Semiconductor device reliability; Silicon; Testing; Transistors;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
  • Conference_Location
    San Diego, CA
  • Type

    conf

  • DOI
    10.1109/ECTC.2015.7159899
  • Filename
    7159899