Title :
Design and implementation of high performance architecture for packet classification
Author :
Khan, Ausaf Umar ; Chawhan, Manish ; Suryawanshi, Yogesh ; Kakde, Sandeep
Author_Institution :
Dept. of Electron. Eng., Yeshwantrao Chavan Coll. of Eng., Nagpur, India
Abstract :
Packet Classification is a core function used in an internet router, firewall, network security and quality of services. A flow of packets is decided by the header fields of incoming packets. Software solutions for packet classification are not suitable for wire-speed processing and are not secure. For wirespeed and secure network access, hardware solutions for packet classification are mandatory which can also sustain high throughput at low latency. Memory required for hardware architecture is also a crucial problem. In this paper, we have performed classification of packets using basic XNOR gate. We compare our proposed design with StrideBV which is one of efficient decomposition based technique for packet classification. The results obtained by synthesis and stimulation using XilinxISE Design tool 13.1 are presented in this paper. From the results, we have concluded that our proposed technique is memory efficient as well as has low latency than StrideBV.
Keywords :
Internet; firewalls; logic gates; quality of service; telecommunication computing; telecommunication network routing; Internet router; XNOR gate; XilinxISE design tool 13.1; firewall; high performance architecture; incoming packet header fields; network security; packet classification; packet flow; quality of services; secure network access; wire-speed processing; Algorithm design and analysis; Classification algorithms; Field programmable gate arrays; Hardware; Memory management; Throughput; 5-tuple; Packet classification; latency; quality of services; throughput;
Conference_Titel :
Computer Engineering and Applications (ICACEA), 2015 International Conference on Advances in
Conference_Location :
Ghaziabad
DOI :
10.1109/ICACEA.2015.7164761