DocumentCode :
726169
Title :
Modeling the effect of charges in the back side passivation layer on through silicon via (TSV) capacitance after wafer thinning
Author :
Rack, M. ; Stucchi, M. ; Sun, X. ; Neve, C. Roda ; Van der Plas, G. ; Beyne, E. ; Absil, P. ; Raskin, J.-P.
Author_Institution :
ICTEAM, Univ. catholique de Louvain, Louvain-la-Neuve, Belgium
fYear :
2015
fDate :
17-22 May 2015
Firstpage :
1
Lastpage :
4
Abstract :
Evaluating the importance of electromagnetic (EM) coupling from through silicon vias (TSVs) has become crucial to the design of three-dimensional integrated circuits (3D-ICs). One of the most important parasitic contributions to signal propagation in 3D-ICs is the TSV capacitance. It is both frequency and bias dependent since a TSV is a metal-oxide-semiconductor (MOS) structure. In this work, anomalous TSV capacitance behavior after wafer thinning is reported and investigated by combining measurements and finite element (FEM) semiconductor simulations. Excellent agreement between models and experimental data confirms the origin of the anomalous TSV capacitance behavior: the presence of fixed charges in the back side (BS) passivation layer of the TSV after wafer thinning. In addition, a BS inversion layer can act as a conductive channel between neighboring vias, increasing the capacitive coupling between TSVs. Calibrated equivalent circuit models of the TSV in contact with a BS inversion layer are proposed for the first time in the context of 3D integration and validated.
Keywords :
MIS structures; electromagnetic coupling; equivalent circuits; passivation; three-dimensional integrated circuits; 3D-IC; MOS structure; Si; TSV capacitance; back side passivation layer; capacitive coupling; electromagnetic coupling; equivalent circuit; finite element semiconductor simulations; fixed charges; metal-oxide-semiconductor structure; signal propagation; three-dimensional integrated circuits; through silicon via capacitance; wafer thinning; Capacitance-voltage characteristics; Integrated circuit modeling; Metals; Semiconductor device measurement; Semiconductor device modeling; Silicon; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium (IMS), 2015 IEEE MTT-S International
Conference_Location :
Phoenix, AZ
Type :
conf
DOI :
10.1109/MWSYM.2015.7167022
Filename :
7167022
Link To Document :
بازگشت