DocumentCode :
726198
Title :
A D-band (110 to 170 GHz) SPDT switch in 32 nm CMOS SOI
Author :
Khan, W.T. ; Ulusoy, A.C. ; Schmid, R. ; Chi, T. ; Cressler, J.D. ; Wang, H. ; Papapolymerou, J.
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2015
fDate :
17-22 May 2015
Firstpage :
1
Lastpage :
3
Abstract :
This work demonstrates the implementation of a D-band single-pole double-throw switch(SPDT) in 32 nm CMOS SOI technology. A tuned shunt topology is used to achieve the lowest insertion loss. The switch demonstrates state-of-the art performance showing an insertion loss of 2.6 dB at 140 GHz and good matching across the whole D-band. Measurements also show high isolation of greater than 20 dB from 110 to 170 GHz. This is the lowest insertion loss of an SPDT switch that has been designed for the D-band and reported in a 32 nm CMOS SOI process.
Keywords :
CMOS integrated circuits; MMIC; microwave switches; network topology; silicon-on-insulator; CMOS SOI technology; D-band; SPDT switch; frequency 110 GHz to 170 GHz; insertion loss; loss 2.6 dB; single-pole double-throw switch; size 32 nm; tuned shunt topology; CMOS integrated circuits; CMOS technology; Energy measurement; Field effect transistors; Frequency measurement; Loss measurement; Resistors; 32 nm CMOS SOI; D-band; mm-wave integrated circuits; single-pole double-throw switch;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium (IMS), 2015 IEEE MTT-S International
Conference_Location :
Phoenix, AZ
Type :
conf
DOI :
10.1109/MWSYM.2015.7167061
Filename :
7167061
Link To Document :
بازگشت