DocumentCode :
726277
Title :
New game, new goal posts: A recent history of timing closure
Author :
Kahng, Andrew B.
Author_Institution :
CSE & ECE Depts., UC San Diego, La Jolla, CA, USA
fYear :
2015
fDate :
8-12 June 2015
Firstpage :
1
Lastpage :
6
Abstract :
Timing closure is the most critical phase of modern system-on-chip implementation: without timing closure, there is no tapeout. Timing closure is the end result of (i) years of methodology development, script development, signoff recipe development, etc.; (ii) months of block- and top-level final physical implementation; and (iii) a last set of manual noise and DRC fixes, with a final signoff analysis and physical verification. Over the past decade, key aspects of the underlying process and device technologies, modeling standards, EDA tooling, design methodology, and signoff criteria have changed the nature of timing closure. This paper surveys such recent evolutions in timing closure and notes directions for near-term future evolutions.
Keywords :
logic design; system-on-chip; EDA tooling; design methodology; electronic design automation; methodology development; modeling standards; script development; signoff criteria; signoff recipe development; system-on-chip implementation; timing closure; Clocks; Delays; Foundries; Logic gates; Solid modeling; Wires; IC implementation; IC physical design methodology; Timing closure; signoff;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2015 52nd ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
Type :
conf
DOI :
10.1145/2744769.2747937
Filename :
7167187
Link To Document :
بازگشت