DocumentCode :
726298
Title :
Guidelines to design parity protected write-back L1 data cache
Author :
Yohan Ko ; Jeyapaul, Reiley ; Youngbin Kim ; Kyoungwoo Lee ; Shrivastava, Aviral
Author_Institution :
Dept. of Comput. Sci., Yonsei Univ., Seoul, South Korea
fYear :
2015
fDate :
8-12 June 2015
Firstpage :
1
Lastpage :
6
Abstract :
Several decades of technology scaling has brought the challenge of soft errors to modern computing systems, and caches are most susceptible to soft errors. While it is straightforward to protect L2 and other lower level caches using error correcting coding (ECC), protecting the L1 data caches poses a challenge. Parity-based protection of L1 data cache is a more power-efficient alternative, however, some questions still linger - How effective is parity protection for caches? How can we design a parity-based L1 data cache so as to maximize the protection achieved? The goal of this paper is to perform a quantitative evaluation of the protection afforded by various parity-protected cache design alternatives, and formulate guidelines for the design of power-efficient and reliable L1 data caches. Towards this goal, this paper develops an algorithm to accurately model the vulnerability of data in caches, in the presence of various configurations of parity protection, and validate it against extensive fault injection campaigns. We find that, (i) checking parity at reads only (and not at writes) provides 11% more protection with 30% lesser power overheads as compared to that at both reads and writes; and (ii) when implementing parity at the word-level granularity for 53% improved protection as compared to block-level parity implementation, the dirty-bits in the cache should also be implemented at the same granularity, otherwise, there is no improvement in protection. We find several popular commercial processors - even the ones specifically designed for reliability - not following these design guidelines, and resulting in sub-optimial designs.
Keywords :
cache storage; error correction codes; parity check codes; ECC; L2 protection; commercial processors; error correcting coding; fault injection campaigns; modern computing systems; parity protection; parity-protected cache design; power-efficient alternative; soft errors; suboptimial designs; technology scaling; write-back L1 data cache design protection; Benchmark testing; Estimation; Guidelines; Mathematical model; Program processors; Reliability engineering;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2015 52nd ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
Type :
conf
DOI :
10.1145/2744769.2744846
Filename :
7167208
Link To Document :
بازگشت