DocumentCode :
726392
Title :
Core vs. uncore: The heart of darkness
Author :
Hsiang-Yun Cheng ; Jia Zhan ; Jishen Zhao ; Yuan Xie ; Sampson, Jack ; Irwin, Mary Jane
Author_Institution :
Pennsylvania State Univ., University Park, PA, USA
fYear :
2015
fDate :
8-12 June 2015
Firstpage :
1
Lastpage :
6
Abstract :
Even though Moore´s Law continues to provide increasing transistor counts, the rise of the utilization wall limits the number of transistors that can be powered on and results in a large region of dark silicon. Prior studies have proposed energy-efficient core designs to address the “dark silico” problem. Nevertheless, the research for addressing dark silicon challenges in uncore components, such as shared cache, on-chip interconnect, etc, that contribute significant on-chip power consumption is largely unexplored. In this paper, we first illustrate that the power consumption of uncore components cannot be ignored to meet the chip´s power constraint. We then introduce techniques to design energy-efficient uncore components, including shared cache and on-chip interconnect. The design challenges and opportunities to exploit 3D techniques and non-volatile memory (NVM) in dark-silicon-aware architecture are also discussed.
Keywords :
energy conservation; integrated circuit interconnections; microprocessor chips; power consumption; random-access storage; silicon; three-dimensional integrated circuits; 3D integration technique; Moore law; NVM; dark silicon; energy-efficient core design; multicore processor; nonvolatile memory; on-chip interconnect; on-chip power consumption; power constraint; shared cache; transistor count; uncore component; Multicore processing; Nonvolatile memory; Power demand; Random access memory; Silicon; System-on-chip; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2015 52nd ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
Type :
conf
DOI :
10.1145/2744769.2647916
Filename :
7167305
Link To Document :
بازگشت