Title :
Novel architecture of EER transmitter with class-E amplifier
Author :
Suetsugu, Tadashi ; Xiuqin Wei ; Kuga, Shotaro
Author_Institution :
Dept. of Electron. Eng. & Comput. Sci., Fukuoka Univ., Fukuoka, Japan
Abstract :
This paper presents a novel architecture of the envelope elimination and restoration (EER) transmitter with the class-E amplifier. A design example is also given along with the PSpice-simulation results. In the proposed architecture, a MOSFET is added and connected to the dc-feed inductance of the class-E amplifier in parallel, basing on the conventional Envelope Pulse Width Modulation (EPWM)-EER architecture. Therefore, it is possible to obtain no transient-attenuation performance, low surge voltage, and fast rising-time response by applying the proposed architecture. In other words, the proposed architecture can realize all performance of the improved EPWM-EER architecture, i.e., the Psuedo-EPWM or Preceding EPWM (pEPWM), but without carrying out the process of trial and error, which is required in the pEPWM architecture. The PSpice-simulation results show the effectiveness and validity of the proposed architecture.
Keywords :
MOSFET; power amplifiers; pulse width modulation; radio transmitters; EER transmitter; EPWM-EER architecture; MOSFET; PSpice-simulation; class-E amplifier; dc-feed inductance; envelope elimination and restoration transmitter; envelope pulse width modulation; pEPWM architecture; psuedoEPWM architecture; Attenuation; Driver circuits; Envelope detectors; Pulse width modulation; Silicon compounds; Switching circuits; Transient analysis; Class-E amplifier; EER transmitter; Envelope Pulse Width Modulation; Psuedo-EPWM of Prededing EPWM (pEPWM) architecture; fast rising time; transient attenuation;
Conference_Titel :
Power Electronics and ECCE Asia (ICPE-ECCE Asia), 2015 9th International Conference on
Conference_Location :
Seoul
DOI :
10.1109/ICPE.2015.7168065