DocumentCode
727150
Title
Delay window blind oversampling clock and data recovery algorithm with wide tracking range
Author
Bartley, Travis ; Tanaka, Shuji ; Nonomura, Yutaka ; Nakayama, Takahiro ; Muroyama, Masanori
Author_Institution
Microsyst. Integration Center, Tohoku Univ., Sendai, Japan
fYear
2015
fDate
24-27 May 2015
Firstpage
1598
Lastpage
1601
Abstract
A new blind oversampling clock and data recovery (BO-CDR) algorithm is proposed. It has high tolerance to low-frequency jitter (14.8 unit intervals at 10 kHz, measured at 640 Mbps) and is suitable for systems where the receiver clock has high drift with respect to the transmission. The algorithm is capable of recovering data over a wide tracking range or when the precise oversampling rate (β) is not known a priori, for any real-valued oversampling rate, β ≥ 3, making this BO-CDR algorithm the first to not require integer-valued β. To demonstrate the utility of the algorithm, two implementations are designed and evaluated. The first is used in a low-power, low-data rate sensor node IC with a low-performance single phase clock source. The second is a high-speed receiver with a multiple phase clock source implemented on FPGA. The CDR core consists of just 47 logic cells and 19 registers and has an estimated power consumption of 0.70 mW at 640 Mbps. The properties of this CDR algorithm make it appropriate for a wide range of applications in serial communication.
Keywords
clock and data recovery circuits; clocks; delays; field programmable gate arrays; logic design; BO-CDR algorithm; FPGA; bit rate 640 Mbit/s; blind oversampling clock and data recovery; data recovery algorithm; delay window blind oversampling clock; low-data rate sensor node IC; low-performance single phase clock source; low-power sensor node IC; multiple phase clock source; power 0.70 mW; serial communication; wide tracking range; Algorithm design and analysis; Bit error rate; Clocks; Delays; Image edge detection; Jitter; Receivers;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location
Lisbon
Type
conf
DOI
10.1109/ISCAS.2015.7168954
Filename
7168954
Link To Document