DocumentCode
72846
Title
Variation-Tolerant High-Reliability Sensing Scheme for Deep Submicrometer STT-MRAM
Author
Wang Kang ; Zheng Li ; Zhaohao Wang ; Deng, Erya ; Klein, Jacques-Olivier ; Youguang Zhang ; Chappert, Claude ; Ravelosona, Dafine ; Weisheng Zhao
Author_Institution
Electron. & Inf. Eng., Beihang Univ., Beijing, China
Volume
50
Issue
11
fYear
2014
fDate
Nov. 2014
Firstpage
1
Lastpage
4
Abstract
Spin-transfer torque magnetic random access memory (STT-MRAM) has emerged as a promising candidate for the next-generation high-speed, low-power, and scalable nonvolatile memory technology. Its advantageous features have attracted much attention in the area of research and development, and a number of preindustrial prototypes and small-scale products have been demonstrated. One expects to widely commercialize it in the next few years. One of the critical issues that blocks STT-MRAM´s wide commercialization is its low sensing reliability due to the relatively small tunnel magnetoresistance ratio of the magnetic tunnel junction (MTJ) and the continuously increasing process variations, especially as technology process scales down to the deep submicrometer nodes (e.g., 40 nm). In this paper, we present a variation-tolerant high-reliability sensing circuit for deep submicrometer STT-MRAM. This circuit, using triple-stage sensing and charge transfer amplification, is able to tolerate significantly the process variations and improve greatly the sensing margin by sacrificing some sensing time. Using a CMOS 40 nm design kit and a precise STT-MTJ compact model, transient and Monte Carlo simulations have been carried out to demonstrate its sensing performance.
Keywords
CMOS digital integrated circuits; MRAM devices; Monte Carlo methods; charge exchange; integrated circuit design; low-power electronics; magnetoresistance; CMOS design kit; MTJ; Monte Carlo simulations; charge transfer amplification; deep submicrometer STT-MRAM; high-reliability sensing circuit; low-power technology; magnetic tunnel junction; preindustrial prototypes; process variations; relatively small tunnel magnetoresistance ratio; scalable nonvolatile memory technology; sensing margin; size 40 nm; small-scale products; spin-transfer torque magnetic random access memory; technology process; transient simulations; triple-stage sensing; CMOS integrated circuits; Integrated circuit reliability; Magnetic tunneling; Sensors; Switches; Torque; High reliability; nonvolatile; process variation; sensing circuit; spin-transfer torgue magnetic RAM (STT-MRAM);
fLanguage
English
Journal_Title
Magnetics, IEEE Transactions on
Publisher
ieee
ISSN
0018-9464
Type
jour
DOI
10.1109/TMAG.2014.2321551
Filename
6971743
Link To Document