DocumentCode :
72911
Title :
Development of Digital Application Specific Printed Electronics Circuits: From Specification to Final Prototypes
Author :
Llamas, Manuel ; Mashayekhi, Mohammad ; Alcalde, Ana ; Carrabina, Jordi ; Pallares, Jofre ; Vila, Francesc ; Conde, Adria ; Teres, Lluis
Author_Institution :
CAIAC Group, Univ. Autonoma de Barcelona, Bellaterra, Spain
Volume :
11
Issue :
8
fYear :
2015
fDate :
Aug. 2015
Firstpage :
652
Lastpage :
657
Abstract :
This paper presents a global proposal and methodology for developing digital printed electronics (PE) prototypes, circuits and application specific printed electronics circuits (ASPECs). We start from a circuit specification using standard Hardware Description Languages (HDL) and executing its functional simulation. Then we perform logic synthesis that includes logic gate minimization by applying state-of-the-art algorithms embedded in our proposed electronic design automation (EDA) tools to minimize the number of transistors required to implement the circuit. Later technology mapping is applied, taking into account the available technology, (i.e., PMOS only technologies) and the cell design style (either Standard Cells or Inkjet Gate Array). These layout strategies are equivalent to those available in application specific integrated circuits (ASICs) flows but adapting them to Printed Electronics, which vary greatly depending on the targeted technology. Then Place & Route tools perform floorplan, placement and wiring of cells, which will be checked by the corresponding layout versus schematic (LVS). Afterwards we execute an electrical simulation including parasitic capacitances and relevant parameters. Finally, we obtain the prototypes which will be characterized and tested. The most important aspect of the proposed methodology is that it is portable to different PE processes, so that considerations and variations between different fabrication processes do not affect the validity of our approach. As final results, we present fabricated prototypes that are currently being characterized and tested.
Keywords :
digital circuits; electronic design automation; hardware description languages; printed circuit layout; prototypes; circuit specification; digital application specific printed electronics circuit; digital printed electronics prototypes; electrical simulation; electronic design automation tools; functional simulation; layout strategies; logic gate minimization; logic synthesis; parasitic capacitances; standard hardware description languages; Hardware design languages; Integrated circuit modeling; Inverters; Layout; Libraries; Logic gates; Prototypes; ASIC; ASPEC; EDA; HDL; Printed electronics; characterization; digital circuits; inkjet gate array; layout; logic synthesis; minimization; prototypes; standard cells; technology mapping;
fLanguage :
English
Journal_Title :
Display Technology, Journal of
Publisher :
ieee
ISSN :
1551-319X
Type :
jour
DOI :
10.1109/JDT.2015.2404974
Filename :
7046271
Link To Document :
بازگشت