Title :
A frequency scaling model for energy efficient DVFS designs based on circuit delay optimization
Author :
Ki Bum Chun ; Changmin Lee ; Won Woo Ro
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
DVFS techniques that have more than one operating mode provide several pairs of operating frequencies and supply voltages. As circuit delays vary with supply voltages, an effort to optimize the circuit delays is necessarily required. The primary impediment to optimize the extra circuits is an increase of power overheads because it prevents satisfying power constraints of the DVFS design. In this paper, we propose an analytic model to find energy efficient points regarding the power overheads induced by the extra circuit costs. The analytic model consists of two parameters: frequency scaling factor and operational duty cycle. In a parameter sweep, optimal frequencies of a low-power mode can be estimated as compared with a high-performance mode.
Keywords :
circuit optimisation; energy conservation; integrated circuit design; integrated circuit modelling; low-power electronics; synchronisation; DVFS techniques; circuit costs; circuit delay optimization; dynamic voltage and frequency scaling; energy efficient DVFS designs; frequency scaling factor; frequency scaling model; low-power mode; operational duty cycle; parameter sweep; power constraints; power overheads; Analytical models; Delays; Energy efficiency; Integrated circuit modeling; Optimization; Power demand; DVFS; energy efficiency; frequency scaling factor;
Conference_Titel :
Consumer Electronics (ISCE), 2015 IEEE International Symposium on
Conference_Location :
Madrid
DOI :
10.1109/ISCE.2015.7177841