• DocumentCode
    73209
  • Title

    A 0.13 µm 8 Mb Logic-Based Cu _{\\rm x} Si _{\\rm y} O ReRAM With Self-Adaptive Operation

  • Author

    Xue, Xuwei ; Jian, Wang ; Yang, Jian ; Xiao, Feng ; Chen, Gang ; Xu, Songcen ; Xie, Yingtao ; Lin, Yashen ; Huang, R. ; Zou, Qiong ; Wu, Junyong

  • Author_Institution
    ASIC and System State Key Laboratory, Fudan University, Shanghai, China
  • Volume
    48
  • Issue
    5
  • fYear
    2013
  • fDate
    May-13
  • Firstpage
    1315
  • Lastpage
    1322
  • Abstract
    A 0.13 µm 8 Mb {\\rm Cu}_{\\rm x}{\\rm Si}_{\\rm y}{\\rm O} resistive random access memory (ReRAM) test macro with 20{\\rm F}^{2} cell size is developed based on logic process for embedded applications. Smart and adaptive write and read assist circuits are proposed to fix yield and power consumption issues arising from large variations in set/reset time and high-temperature cell resistance. Self-adaptive write mode (SAWM) helps increase the {\\rm R}_{\\rm \\off}/{\\rm R}_{\\rm on} window from 8X to 24X at room temperature. The reset bit yield is improved from 61.5% to 100% and the high power consumption is eliminated after the cell switches to {\\rm R}_{\\rm on} during set. Self-adaptive read mode (SARM) increases read bit yield from 98% to 100% at 125 ^{\\circ}{\\rm C} . The typical access time of the on-pitch voltage sense amplifier (SA) is 21 ns. High bandwidth throughput is supported.
  • Keywords
    Bandwidth; Computer architecture; Microprocessors; Power demand; Resistance; Temperature sensors; Transistors; On-pitch sense amplifier; ReRAM; self-adaptive read mode (SARM); self-adaptive write mode (SAWM);
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2013.2247678
  • Filename
    6471780