DocumentCode :
732280
Title :
Low voltage CMOS charge pump with excellent current matching based on a rail-to-rail current conveyor
Author :
Moustakas, Konstantinos ; Siskos, Stylianos
Author_Institution :
Phys. Dept., Aristotle Univ. of Thessaloniki, Thessaloniki, Greece
fYear :
2015
fDate :
7-10 June 2015
Firstpage :
1
Lastpage :
4
Abstract :
A low voltage charge pump with excellent current matching in a wide dynamic range is proposed. It is aimed to be used in state of the art frequency synthesizers. The key concept is the direct equation of currents, instead of indirectly equating transistor voltages, using the current following action of a second generation current conveyor. The voltage buffer of the current conveyor is used to replicate the operating conditions of the NMOS current sink and create an equal current at the X input. According to the PFD signals this current can be mirrored to the Z output and be used to source current to the charge pump output, while a source switching scheme is used to reduce glitches. The proposed design exhibits both static and dynamic high performance characteristics in terms of very low DC current mismatch, of the order of 0,05%, and suppressed transient glitches. Both these non-idealities degrade performance of PLLs inducing reference spurs and phase offset, and thus must be minimized. The proposed circuit is implemented in TSMC 65nm process and simulation results demonstrate performance in a wide output voltage range from 100mV to 950mV.
Keywords :
CMOS integrated circuits; buffer circuits; charge pump circuits; current conveyors; frequency synthesizers; low-power electronics; phase locked loops; NMOS current sink; PFD signals; PLL; TSMC process; current following action; excellent current matching; frequency synthesizers; low voltage CMOS charge pump; phase locked loops; rail-to-rail current conveyor; second generation current conveyor; size 65 nm; source switching scheme; suppressed transient glitches; very low DC current mismatch; voltage 100 mV to 950 mV; voltage buffer; Circuits and systems; Decision support systems; Delays; Dynamic range; Indexes; Low voltage; Phase locked loops; Charge Pump; Frequency Synthesizers; Low Mismatch; Low Voltage; PLL; Wide Dynamic Range;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2015 IEEE 13th International
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/NEWCAS.2015.7182077
Filename :
7182077
Link To Document :
بازگشت