DocumentCode :
734167
Title :
Extremal optimization approach to 3D design of integrated circuits layouts
Author :
Grzesiak-Kopec, Katarzyna ; Ogorzalek, Maciej
Author_Institution :
Dept. of Inf. Technol., Jagiellonian Univ. in Krakow, Krakow, Poland
fYear :
2015
fDate :
27-29 March 2015
Firstpage :
411
Lastpage :
414
Abstract :
Computer-aided 3D ICs layout design is an NP-hard problem in which an important step is the graph partitioning task. If speed is the dominant requirement, the commonly applied Fiduccia-Mattheyses partitioning algorithm is superior to any other local search method. However, taking into account other cost function, it often fails to obtain a quasi-optimal solution in 3D spaces. This paper presents an original 3D layout graph partitioning heuristics implemented with the use of extremal optimization method. The preliminary results show very good performance and stimulate further research.
Keywords :
CAD; computational complexity; graph theory; integrated circuit layout; optimisation; three-dimensional integrated circuits; 3D IC layout design; 3D design; Fiduccia-Mattheyses partitioning algorithm; NP-hard problem; graph partitioning task; integrated circuits layouts; local search method; Integrated optics; Optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Computational Intelligence (ICACI), 2015 Seventh International Conference on
Conference_Location :
Wuyi
Print_ISBN :
978-1-4799-7257-9
Type :
conf
DOI :
10.1109/ICACI.2015.7184742
Filename :
7184742
Link To Document :
بازگشت