DocumentCode :
734279
Title :
Real-time DRAM throughput guarantees for latency sensitive mixed QoS MPSoCs
Author :
Ecco, Leonardo ; Saidi, Selma ; Kostrzewa, Adam ; Ernst, Rolf
Author_Institution :
Inst. of Comput. & Network Eng., Tech. Univ. Braunschweig, Braunschweig, Germany
fYear :
2015
fDate :
8-10 June 2015
Firstpage :
1
Lastpage :
10
Abstract :
The trend towards integration is leading to the design of multi- and many-core platforms that accommodate processing tiles (requestors) with different memory requirements. Such platforms require a memory controller capable of providing low-latency best-effort (BE) service for some requestors and guaranteed throughput (GT) for others. Although there are realtime controllers that support the concept of different traffic classes, they do not efficiently handle scenarios with multiple BE and GT requestors. We propose a memory controller that tackles this problem, providing low latency for BE requestors and real-time guarantees for GT ones. We support the guarantees with a formal timing analysis. Our experiments confirm that our approach enforces tight guarantees for GT requestors, while simultaneously reducing the latency of BE ones by up to 67%, when compared with a baseline memory controller.
Keywords :
DRAM chips; quality of service; real-time systems; system-on-chip; BE requestors; GT requestors; formal timing analysis; latency reduction; latency-sensitive mixed QoS MPSoC; low-latency BE service; low-latency best-effort service; real-time DRAM throughput guarantees; real-time memory controllers; tight guarantees; traffic classes; DRAM chips; Delays; Privatization; Real-time systems; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Embedded Systems (SIES), 2015 10th IEEE International Symposium on
Conference_Location :
Siegen
Type :
conf
DOI :
10.1109/SIES.2015.7185038
Filename :
7185038
Link To Document :
بازگشت