Title :
Optimization of SEU emulation on SRAM FPGAs based on sensitiveness analysis
Author :
Souari, Anis ; Thibeault, Claude ; Blaquiere, Yves ; Velazco, Raoul
Author_Institution :
Dept. of Electr. Eng., Ecole de Technol. Super., Montreal, QC, Canada
Abstract :
This paper presents a new and highly efficient approach for the estimation by fault injection of the sensitivity to Single Event Upsets of circuits implemented in Xilinx SRAM-based FPGAs. The proposed approach prioritizes fault injection in specific configuration bits subsets defined according to their contents and the type of FPGA resources that they are configuring. The new approach also allows maximizing either the number of critical bits flipped during the injection or the estimation accuracy of the critical bits number. The results show that the new approach outperforms the traditional random fault injection with speed up factors up to two orders of magnitude.
Keywords :
SRAM chips; fault simulation; field programmable gate arrays; optimisation; radiation hardening (electronics); FPGA resources; SEU emulation; Xilinx SRAM-based FPGA; configuration bits subsets; critical bits number; fault injection; sensitiveness analysis; single event upsets; Decision support systems; Testing; Fault injection; SRAM-based FPGA; Single Event Upsets;
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2015 IEEE 21st International
Conference_Location :
Halkidiki
DOI :
10.1109/IOLTS.2015.7229827