Title :
A 32 Gb/s 0.55 mW/Gbps PAM4 1-FIR 2-IIR tap DFE receiver in 65-nm CMOS
Author :
Elhadidy, Osama ; Roshan-Zamir, Ashkan ; Hae-Woong Yang ; Palermo, Samuel
Author_Institution :
Analog & Mixed-Signal Center, Texas A&M Univ., College Station, TX, USA
Abstract :
A PAM4 serial I/O receiver efficiently implements a decision feedback equalizer (DFE) that employs 1-FIR and 2-IIR taps for first post-cursor and long-tail ISI cancellation, respectively. The use of a single-clock phase two-stage regenerative comparator simplifies the quarter-rate receiver design and allows for sufficient gain to support PAM4 DFE. Optimization of the direct-feedback design´s timing is achieved by cancelling the critical first post-cursor multi-level ISI directly at the comparator, while performing the remaining taps´ ISI subtraction in a preceding current integration summer for improved sensitivity. Fabricated in GP 65-nm CMOS, the receiver occupies 0.0138 mm2 area and achieves power efficiencies of 0.55 and 0.52 mW/Gbps with 32 Gb/s and 25 Gb/s PAM4 data, respectively.
Keywords :
CMOS integrated circuits; FIR filters; IIR filters; decision feedback equalisers; interference suppression; intersymbol interference; optimisation; phase comparators; pulse amplitude modulation; 1-FIR 2-IIR; CMOS; DFE receiver; ISI cancellation; PAM4 DFE; PAM4 serial I/O receiver; decision feedback equalizer; direct-feedback design optimization; infinite impulse response; multilevel ISI; post-cursor; pulse amplitude modulation; quarter-rate receiver design; single-clock phase two-stage regenerative comparator; size 0.0138 mm; size 65 nm; Bit error rate; CMOS integrated circuits; Clocks; Computer architecture; Decision feedback equalizers; Latches; Receivers; PAM4; decision feedback equalizer; infinite impulse response (IIR) DFE; receiver; serial link; signaling;
Conference_Titel :
VLSI Circuits (VLSI Circuits), 2015 Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-4-86348-502-0
DOI :
10.1109/VLSIC.2015.7231265