Title :
A Compact Clock Generator for Heterogeneous GALS MPSoCs in 65-nm CMOS Technology
Author :
Hoppner, Sebastian ; Eisenreich, Holger ; Henker, Stephan ; Walter, Dennis ; Ellguth, Georg ; Schuffny, Rene
Author_Institution :
Fac. of Electr. Eng. & Inf. Technol., Tech. Univ. Dresden, Dresden, Germany
fDate :
3/1/2013 12:00:00 AM
Abstract :
This paper presents an all-digital phase-locked loop (ADPLL) clock generator for globally asynchronous locally synchronous (GALS) multiprocessor systems-on-chip (MPSoCs). With its low power consumption of 2.7 mW and ultra small chip area of 0.0078 mm2 it can be instantiated per core for fine-grained power management like DVFS. It is based on an ADPLL providing a multiphase clock signal from which core frequencies from 83 to 666 MHz with 50% duty cycle are generated by phase rotation and frequency division. The clock meets the specification for DDR2/DDR3 memory interfaces. Additionally, it provides a dedicated high-speed clock up to 4 GHz for serial network-on-chip data links. Core frequencies can be changed arbitrarily within one clock cycle for fast dynamic frequency scaling applications. The performance including statistical analysis of mismatch has been verified by a prototype in 65-nm CMOS technology.
Keywords :
CMOS digital integrated circuits; clocks; digital phase locked loops; energy management systems; low-power electronics; multiprocessing systems; network-on-chip; statistical analysis; ADPLL clock generator; CMOS technology; DDR2-DDR3 memory interface; DVFS; all-digital phase-locked loop clock generator; core frequency; fast dynamic frequency scaling application; fine-grained power management; frequency 83 MHz to 666 MHz; frequency division; globally asynchronous locally synchronous; heterogeneous GALS MPSoC; low power consumption; multiphase clock signal; multiprocessor systems-on-chip; phase rotation; power 2.7 mW; serial network-on-chip data link; size 65 nm; statistical analysis; CMOS integrated circuits; Clocks; Generators; Jitter; Phase locked loops; Switches; Synchronization; All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); dynamic voltage and frequency scaling (DVFS); globally asynchronous locally synchronous (GALS); multiprocessor systems-on-chip (MPSoCs);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2012.2187224