• DocumentCode
    73830
  • Title

    A 14b 80 MS/s SAR ADC With 73.6 dB SNDR in 65 nm CMOS

  • Author

    Kapusta, R. ; Junhua Shen ; Decker, Stefan ; Hongxing Li ; Ibaragi, E. ; Haiyang Zhu

  • Author_Institution
    Analog Devices, Inc., Wilmington, MA, USA
  • Volume
    48
  • Issue
    12
  • fYear
    2013
  • fDate
    Dec. 2013
  • Firstpage
    3059
  • Lastpage
    3066
  • Abstract
    A 14-bit SAR ADC is presented that achieves 73.6 dB SNDR at 80 MSPS while using a 1.2-V-only supply. In order to overcome throughput limitations common to conventional SAR ADCs, several techniques are proposed. First, a flash sub-ADC is utilized to resolve the 5 MSBs quickly prior to SAR sequential decisions of the LSBs. Second, the DAC operation is time-interleaved by a factor of 2, increasing speed while allowing a single comparator to be shared between all DACs. Third, fully on-chip DAC charge redistribution allows the DAC settling time to be improved by more than an order of magnitude compared to conventional techniques. Finally, the ADC is fully self-timed through the use of a replica timer circuit in order to take full advantage of the fast DAC settling and comparator decisions. Despite the increased speed, the ADC consumes only 31.1 mW and occupies a core area of 0.55 mm2.
  • Keywords
    CMOS integrated circuits; analogue-digital conversion; timing circuits; CMOS; SAR ADC; SNDR; on-chip DAC charge redistribution; size 65 nm; successive approximation register; timer circuit; Ash; Capacitors; Clocks; Redundancy; Switches; System-on-chip; Timing; ADC; CMOS; double-sampling; flash; reference reservoir; self-timed; successive approximation;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2013.2274113
  • Filename
    6575209