• DocumentCode
    738547
  • Title

    Analysis of Partial Bias Schemes for the Writing of Crossbar Memory Arrays

  • Author

    An Chen

  • Author_Institution
    GLOBALFOUNDIRES, Santa Clara, CA, USA
  • Volume
    62
  • Issue
    9
  • fYear
    2015
  • Firstpage
    2845
  • Lastpage
    2849
  • Abstract
    Partial bias schemes reduce the disturbance during the writing of crossbar arrays (CBAs). Detailed analysis of two partial bias schemes is presented in this paper: 1) 1/2 bias scheme for low-power operation and 2) 1/3 bias scheme for high-performance (i.e., high Vdd operation. With partial bias schemes, a sneak leakage reversal phenomenon may occur due to line-resistance-induced voltage degradation, which provides a measure of voltage driving range along access lines. Voltage dividing effect of selector devices reduces disturbance in CBAs and leads to similar writing voltage margin in both bias schemes. Matching a proper partial bias scheme with the selector device choice optimizes the performance of CBAs.
  • Keywords
    integrated memory circuits; voltage dividers; CBA; crossbar memory array; line-resistance-induced voltage degradation; partial bias scheme analysis; sneak leakage reversal phenomenon; voltage dividing effect; writing voltage margin; Computer architecture; Degradation; Junctions; Resistance; Switches; Voltage measurement; Writing; Cross-bar array (CBA); memory; partial bias scheme; selector device; selector device.;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2015.2448592
  • Filename
    7160725