• DocumentCode
    741020
  • Title

    Efficient Implementation of Punctured Parallel Finite Field Multipliers

  • Author

    Neumeier, Yaara ; Pesso, Yehoshua ; Keren, Osnat

  • Author_Institution
    Fac. of Eng., Bar-Ilan Univ., Ramat-Gan, Israel
  • Volume
    62
  • Issue
    9
  • fYear
    2015
  • Firstpage
    2260
  • Lastpage
    2267
  • Abstract
    Finite field multipliers are embedded in many applications. In some applications, e.g., in cryptographic primitives protected by security oriented codes, only r bits out of the m-bit product are required. In such cases, the circuit area can be significantly reduced by implementing a punctured finite field multiplier. This article deals with efficient implementation of multipliers. It is shown that the number of binary operations (equivalently, the number of gates) depends on both the chosen irreducible polynomial that defines the finite field and the indices of the r coordinates that are computed. Upper and lower bounds are presented on the implementation cost of punctured multipliers over a finite field defined by an irreducible trinomial, and a set of r coordinates that achieves the lower bound is itemized.
  • Keywords
    algebra; digital arithmetic; multiplying circuits; parallel processing; binary operations; irreducible polynomial; punctured parallel finite field multiplier; Complexity theory; Finite element analysis; Galois fields; Logic gates; Polynomials; Security; Upper bound; Digital arithmetic; Galois field; finite field multiplier; multiplying circuit;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2015.2451914
  • Filename
    7229372