Title :
A 28-nm CMOS 7-GS/s 6-bit DAC With DfT Clock and Memory Reaching SFDR >50 dB Up to 1 GHz
Author :
Radulov, Georgi I. ; Quinn, Patrick J. ; van Roermund, Arthur H. M.
Author_Institution :
Eindhoven Univ. of Technol., Eindhoven, Netherlands
Abstract :
This brief presents a 7-GS/s 6-bit current-steering digital-to-analog converter (DAC) in 28-nm CMOS for VLSI System On Chip I/O embedding with an on-chip memory and clock generation circuits for wafer-sort testing. It demonstrates how Spurious Free Dynamic Range >50 dB can be maintained up to 1 GHz, while keeping the DAC footprint small -0.035 mm2. Several linearization techniques, such as current source cascodes with local biasing, thick-oxide output cascodes, bleeding currents, and 50% level of segmentation are validated for the first time at such very high frequencies. Testing is facilitated by means of integrating a digital front-end design-for-test scheme in 0.048 mm2. It uses a 5-kb 8X TI data memory, based on circular shift registers to avoid signal-dependent disturbances. An integrated 7-GHz Current Mode Logic ring oscillator-type clock generator and a serial data interface enable simple testing of the DAC at reduced cost.
Keywords :
CMOS integrated circuits; VLSI; current-mode logic; digital-analogue conversion; integrated circuit testing; linearisation techniques; system-on-chip; CMOS DAC; VLSI system on chip I/O embedding; bleeding currents; circular shift registers; clock generation circuits; current source cascodes; current-steering digital-to-analog converter; data memory; digital front-end design-for-test; integrated current mode logic ring oscillator-type clock generator; linearization techniques; local biasing; on-chip memory; serial data interface; size 28 nm; thick-oxide output cascodes; wafer-sort testing; CMOS integrated circuits; Clocks; Computer architecture; Linearity; Silicon; System-on-chip; Very large scale integration; 28-nm CMOS; design-for-test (DfT); digital-to-analog converter (DAC); ultrawideband (UWB);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2350540