Title :
Whitespace-Aware TSV Arrangement in 3-D Clock Tree Synthesis
Author :
Wulong Liu ; Yu Wang ; Guoqing Chen ; Yuchun Ma ; Yuan Xie ; Huazhong Yang
Author_Institution :
Dept. of Electr. Eng., Tsinghua Univ., Beijing, China
Abstract :
Through-silicon-via (TSV) could provide vertical connections among different dies in 3-D integrated circuits (3-D ICs), but the significant silicon area occupied by TSVs may bring great challenge to designers in 3-D clock tree synthesis (CTS), because only a few whitespace blocks can be used for clock TSV insertion after floorplan and placement are determined, specifically in the area-efficient 3-D IC designs. This paper proposes a whitespace-aware TSV arrangement algorithm in 3-D CTS, which mainly consists of three stages: sink preclustering, whitespace-aware 3-D method of means and medians (3-D-MMMs) topology generation, and deferred-merge embedding merging segment reconstruction. By leveraging the TSV-to-TSV coupling model, we also propose an efficient clock TSV arrangement method to alleviate the coupling effect of adjacent TSVs. Compared with the traditional 3-D-MMM-based CTS with TSV moving adjustment, the experimental results show that our proposed algorithm is more practical and efficient, achieving 49.2% reduction on the average skew and 1.9% reduction on the average power.
Keywords :
three-dimensional integrated circuits; 3-D clock tree synthesis; 3-D integrated circuits; deferred-merge embedding merging segment reconstruction; sink preclustering; through-silicon-via; whitespace-aware 3-D method; whitespace-aware TSV arrangement; Clocks; Couplings; Merging; Power demand; Solid modeling; Through-silicon vias; Topology; 3-D integrated circuits (3-D ICs); clock tree synthesis (CTS); clock tree synthesis(CTS); through-silicon-via (TSV) arrangement; whitespace; whitespace.;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2354347