DocumentCode :
743022
Title :
Novel Design Method for Electrically Symmetric High-Q Inductor Fabricated Using Wafer-Level CSP Technology
Author :
Aoki, Yuya ; Shimizu, Shogo ; Honjo, Kazuhiko
Author_Institution :
CASIO Comput. Co., Ltd., Tokyo, Japan
Volume :
3
Issue :
1
fYear :
2013
Firstpage :
31
Lastpage :
39
Abstract :
High-Q spiral inductors are described that are embedded in the wafer-level chip-size package (WLP) and suffer from unfavorable two-port asymmetric characteristics. To solve this problem, a novel clip-type inductor is proposed, where an electrode crossover point in multiturn inductor structures is modified from a conventional mirror symmetric point to a novel electrical symmetric point. These novel clip-type inductors are designed and fabricated using the WLP technology. By means of a developed 4 nH novel clip inductor, a Q factor value difference between the two ports can be significantly reduced to 1.4% from 14.8% at 1.4 GHz. The Q factors of developed inductors are evaluated under both a conventional short-circuited load condition and an impedance-matched condition. In addition, a novel evaluation method for inductance values for inductors is also described. By using newly derived formulas, inductance values for a fabricated WLP clip-type inductor and a fabricated meander-type inductor are evaluated. This method represents the inherent nature of inductor devices under test including circuit parasitic elements.
Keywords :
Q-factor; chip scale packaging; design engineering; inductors; wafer level packaging; Q factor value difference; WLP technology; circuit parasitic elements; clip-type inductor; design method; electrical symmetric point; electrically-symmetric high-Q spiral inductor; electrode crossover point; evaluation method; high-Q spiral inductors; impedance-matched condition; inductance value; inductor devices; meander-type inductor; mirror symmetric point; multiturn inductor structures; short-circuited load condition; two-port asymmetric characteristics; wafer-level CSP technology; wafer-level chip-size package; Equivalent circuits; Inductance; Inductors; Q factor; Spirals; Voltage-controlled oscillators; Inductance; Q-factor; inductor; redistribution; wafer-level chip-size package (WLP);
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2012.2226722
Filename :
6365764
Link To Document :
بازگشت