• DocumentCode
    743315
  • Title

    High-Throughput Modular Multiplication and Exponentiation Algorithms Using Multibit-Scan–Multibit-Shift Technique

  • Author

    Rezai, Abdalhossein ; Keshavarzi, Parviz

  • Author_Institution
    Fac. of Electr. & Comput. Eng., Semnan Univ., Semnan, Iran
  • Volume
    23
  • Issue
    9
  • fYear
    2015
  • Firstpage
    1710
  • Lastpage
    1719
  • Abstract
    Modular exponentiation with a large modulus and exponent is a fundamental operation in many public-key cryptosystems. This operation is usually accomplished by repeating modular multiplications. Montgomery modular multiplication has been widely used to relax the quotient determination. The carry-save adder has been employed to reduce the critical path. This paper presents and evaluates a new and efficient Montgomery modular multiplication architecture based on a new digit serial computation. The proposed architecture relaxes the high-radix partial multiplication to a binary multiplication. It also performs several multiplications of consecutive zero bits in one clock cycle instead of several clock cycles. Moreover, the right-to-left and left-to-right modular exponentiation architectures have been modified to use the proposed modular multiplication architecture as its structural unit. We provide the implementation results on a Xilinx Virtex 5 FPGA demonstrating that the total computation time and throughput rate of the proposed architectures outperform most results so far in the literatures.
  • Keywords
    adders; field programmable gate arrays; Montgomery modular multiplication; Xilinx Virtex 5 FPGA; binary multiplication; carry-save adder; clock cycle; consecutive zero bits; digit serial computation; high-radix partial multiplication; high-throughput modular multiplication; modular exponentiation; multibit-scan-multibit-shift technique; public-key cryptosystems; quotient determination; Adders; Algorithm design and analysis; Clocks; Hardware; Table lookup; Throughput; Digit serial computation; Montgomery modular multiplication; modular exponentiation; public-key cryptography;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2014.2355854
  • Filename
    6912020