DocumentCode
743570
Title
On the Generation of SIC Pairs in Optimal Time
Author
Voyiatzis, Ioannis K. ; Kavvadias, Dimitris J.
Author_Institution
Informatics, Technological Educational Institute of Athens, Athens, Greece
Volume
64
Issue
10
fYear
2015
Firstpage
2891
Lastpage
2901
Abstract
The application of single input change (SIC) pairs of test patterns is very efficient for sequential, i.e. stuck-open and delay fault testing. In this paper a novel implementation for the application of SIC pairs is presented and a formal proof of its completeness is provided. The presented generator is optimal in time, in the sense that it generates the n-bit SIC pairs in time
, i.e. equal to the theoretical minimum. Comparisons with the schemes that have been proposed in the open literature that generate SIC pairs in optimal time, reveal that the proposed scheme requires less hardware overhead.
Keywords
Circuit faults; Generators; Hardware; Radiation detectors; Silicon carbide; Testing; Vectors; Built-In Self-Test; Built-in self-test; Delay Fault Testing; Stuck-Open Testing; Two-Pattern Testing; delay fault testing; stuck-open testing; two-pattern testing;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.2014.2375181
Filename
6985730
Link To Document