Title :
A 32 kb Macro with 8T Soft Error Robust, SRAM Cell in 65-nm CMOS
Author :
Shah, Jaspal Singh ; Nairn, David ; Sachdev, Manoj
Author_Institution :
TSMC Design Technol. Canada Inc., Kanata, ON, Canada
Abstract :
A 32-kb macro containing an eight-transistor soft error robust SRAM cell with differential read and write capabilities is presented. The 8T cell does not have dedicated access transistors, and its quad-latch configuration stores data on four interlocked storage nodes. The macro was designed in a 65-nm CMOS process. The cell demonstrates excellent read data stability down to 0.55 V and is well suited for low-voltage, low-power applications. Neutron radiation testing on the macro exhibits at least 15× improvement in Failure in Time (FIT) rate compared with the conventional 6T SRAM cell in 65-nm CMOS technology.
Keywords :
CMOS memory circuits; nuclear electronics; radiation hardening (electronics); 8T cell; CMOS process; SRAM Cell; distance 65 nm; interlocked storage nodes; neutron radiation testing; quad-latch configuration; read data stability; soft error robust; Electric potential; Noise; Robustness; SRAM cells; Threshold voltage; Transistors; Hardened by design (HBD); SRAM; single-event upset (SEU); soft-error rate (SER); soft-error robust;
Journal_Title :
Nuclear Science, IEEE Transactions on
DOI :
10.1109/TNS.2015.2429589