Title :
A 42 mW 200 fs-Jitter 60 GHz Sub-Sampling PLL in 40 nm CMOS
Author :
Szortyka, Viki ; Shi, Qixian ; Raczkowski, Kuba ; Parvais, Bertrand ; Kuijk, Maarten ; Wambacq, Piet
Author_Institution :
imec, Heverlee, Belgium
Abstract :
A 60 GHz sub-sampling PLL implemented in 40 nm CMOS is presented in this paper. The sub-sampling phase detector (SSPD) runs at 30 GHz after an inductively-peaked static divide-by-two. Thanks to the lower frequency of operation, the effect of non-zero sampling aperture of the switch is minimized. A dummy divider of the quadrature PLL is utilized for the sub-sampling loop to avoid extra loading in the 60 GHz path. A 53.8-63.3 GHz QVCO uses super-harmonic coupling at 120 GHz for relaxed headroom at a 0.9 V supply and achieves a free-running phase noise down to -94.5 dBc/Hz at 1 MHz offset. The millimeter-wave sub-sampling PLL achieves an RMS jitter, integrated from 1 kHz to 100 MHz, of 200 fs at a power consumption of 42 mW, compared to 210 fs for the PFD/CP PLL at 75 mW. Reference spurs in both modes are below -40 dBc.
Keywords :
CMOS integrated circuits; frequency synthesizers; millimetre wave oscillators; phase detectors; phase locked loops; phase noise; voltage-controlled oscillators; QVCO; free-running phase noise; frequency 30 GHz; frequency 53.8 GHz to 63.3 GHz; frequency 60 GHz; millimeter-wave sub-sampling PLL; non-zero sampling aperture; power 42 mW; power 75 mW; size 40 nm; sub-sampling phase detector; super-harmonic coupling; voltage 0.9 V; Couplings; Detectors; Mixers; Phase locked loops; Phase noise; Switches; CMOS; PLL; frequency synthesizer; millimeter-wave; oscillators; quadrature voltage-controlled oscillator(QVCO);
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2015.2442998