DocumentCode :
74476
Title :
A 28 GHz Hybrid PLL in 32 nm SOI CMOS
Author :
Ferriss, Mark ; Rylyakov, A. ; Tierno, Jose A. ; Ainspan, Herschel ; Friedman, Daniel J.
Author_Institution :
IBM T.J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
49
Issue :
4
fYear :
2014
fDate :
Apr-14
Firstpage :
1027
Lastpage :
1035
Abstract :
A hybrid PLL is introduced, which features a simple switched resistor analog proportional path filter in parallel with a highly digital integral path. The integral path control scheme for the LC-tank VCO includes a novel linearly scaled capacitor bank configuration. In addition to the analog proportional path, the PLL includes a set of digital proportional path controls, so that the two approaches can be experimentally compared. At 28 GHz the RMS jitter is 199 fs (1 MHz to 1 GHz), phase noise is -110 dBc/Hz at 10 MHz offset. The 14 × 160 μm2 32 nm SOI CMOS PLL locks from 23.8 to 30.2 GHz, and draws 31 mA from a 1 V supply.
Keywords :
CMOS digital integrated circuits; UHF integrated circuits; UHF oscillators; digital phase locked loops; silicon-on-insulator; switched filters; voltage-controlled oscillators; LC-tank VCO; RMS jitter; SOI CMOS; current 31 mA; digital integral path; frequency 23.8 GHz to 30.2 GHz; hybrid PLL; integral path control scheme; linearly scaled capacitor bank configuration; phase noise; size 32 nm; switched resistor analog proportional path filter; time 199 fs; voltage 1 V; Capacitors; Charge pumps; Clocks; Noise; Phase locked loops; Switches; Voltage-controlled oscillators; DPLL; PLL; frequency synthesizers; hybrid PLL; phase locked loop;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2299273
Filename :
6720214
Link To Document :
بازگشت