• DocumentCode
    744848
  • Title

    Hardwired MPEG-4 repetitive padding

  • Author

    Kuzmanov, Georgi ; Vassiliadis, Stamatis ; Van Eijndhoven, Jos T J

  • Author_Institution
    Comput. Eng. Lab., Delft, Netherlands
  • Volume
    7
  • Issue
    2
  • fYear
    2005
  • fDate
    4/1/2005 12:00:00 AM
  • Firstpage
    261
  • Lastpage
    268
  • Abstract
    We consider two hardwired solutions for repetitive padding, a performance restricting algorithm for real time MPEG-4 execution. The first solution regards application specific implementations, the second regards general purpose processing. For the application specific implementations we propose a systolic array structure. To determine the chip area and speed, we have synthesized its VHDL models for two field-programmable gate array families-Xilinx and Altera. Depending on the implemented configuration, the unit can process between 77 K and 950 K macroblocks per second (MB/s) when mapped on FPGA chips containing less than 10 K logical gates and frequency capabilities below 100 MHz. The second approach regards an augmentation of a general-purpose arithmetic logical units with an extra functionality added to perform repetitive padding. At trivial hardware costs of a few hundred 2×2 AND-OR logic gates, we achieve an order of magnitude speed-up compared to nonaugmented general purpose processor padding. The proposed hardware solutions meet the requirements of all MPEG-4 visual profile levels. Both approaches have been proven to be scalable and fit into different architectural concepts and operand widths.
  • Keywords
    field programmable gate arrays; hardware description languages; logic gates; real-time systems; systolic arrays; video coding; FPGA chip; VHDL model; arithmetic logical unit augmentation; field-programmable gate array; hardwired MPEG-4 repetitive padding; logic gates; performance restricting algorithm; systolic array structure; Application software; Application specific processors; Arithmetic; Costs; Field programmable gate arrays; Frequency; Hardware; Logic gates; MPEG 4 Standard; Systolic arrays; Arithmetic-logical-unit (ALU) augmentation; MPEG-4; field-programmable gate array (FPGA); hardwired repetitive padding; systolic structure;
  • fLanguage
    English
  • Journal_Title
    Multimedia, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1520-9210
  • Type

    jour

  • DOI
    10.1109/TMM.2005.843365
  • Filename
    1407899