DocumentCode :
745105
Title :
Bus-switch coding for reducing power dissipation in off-chip buses
Author :
Olivieri, Mauro ; Pappalardo, Francesco ; Visalli, Giuseppe
Author_Institution :
Dept. of Electron. Eng., Univ. La Sapienza, Rome, Italy
Volume :
12
Issue :
12
fYear :
2004
Firstpage :
1374
Lastpage :
1377
Abstract :
We present a novel coding scheme for reducing bus power dissipation. The presented approach is well suited to driving off-chip buses, where the line capacitance is a dominant factor. A distinctive feature of the technique is the dynamic reordering of bus line positions, in order to minimize the toggling activity on physical bus wires. The effectiveness of the approach is demonstrated through cycle-accurate simulation of industrial benchmarks in conjunction with post-layout evaluation of speed, power and area overhead.
Keywords :
VLSI; capacitance; circuit simulation; encoding; hardware description languages; minimisation; bus line positions; bus power dissipation reduction; bus switch coding; circuit simulation; hardware description languages; line capacitance; minimization; off-chip buses; physical bus wires; post layout evaluation; Bismuth; Capacitance; Clocks; Encoding; Energy consumption; Large scale integration; Power dissipation; Sorting; Very large scale integration; Wires; Bus Transfer; encoding; power demand; very large scale integraton (VLSI);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2004.837998
Filename :
1407956
Link To Document :
بازگشت