• DocumentCode
    746202
  • Title

    SiGe-HBT-based 54-gb/s 4:1 multiplexer IC with full-rate clock for serial communication systems

  • Author

    Masuda, Toru ; Ohhata, Kenichi ; Shiramizu, Nobuhiro ; Ohue, Eiji ; Oda, Katsuya ; Hayami, Reiko ; Shimamoto, Hiromi ; Kondo, Masao ; Harada, Takashi ; Washio, Katsuyoshi

  • Author_Institution
    Central Res. Lab., Hitachi Ltd., Tokyo, Japan
  • Volume
    40
  • Issue
    3
  • fYear
    2005
  • fDate
    3/1/2005 12:00:00 AM
  • Firstpage
    791
  • Lastpage
    795
  • Abstract
    A 4:1 multiplexer (MUX) IC for 40 Gb/s and above operations in optical fiber link systems has been developed. The ICs are based on 122-GHz-fT 0.2-μm self-aligned selective-epitaxial-growth SiGe HBT technology. To reduce output jitter caused by clock duty distortion, a master-slave delayed flip-flop (MS-DFF) with full-rate clock for data retiming is used at the final stage of the MUX IC. In the timing design of the critical circuit for full-rate clocking, robust timing design that has a wide timing margin between data and clock at the MS-DFF was achieved. Measurements using on-wafer probes showed that the MUX attained 54-Gb/s operation with an output voltage-swing of 400 mVpp. The output rms jitter generated by the MUX was 0.91 ps and tr/tf (10%-90%) was 11.4/11.3 ps at a data rate of 50 Gb/s. Power consumption of the IC was 2.95 W at a power supply of -4.8 V. Error-free operation (<10-12) in back-to-back configuration of the MUX and a 1:4 DEMUX IC module at a data rate of 45 Gb/s was confirmed. We therefore concluded that the MUX IC can be applied for transmitter functions in optical-fiber-link systems at a data rate of 40 Gb/s and higher for forward error correction.
  • Keywords
    Ge-Si alloys; clocks; error correction; flip-flops; heterojunction bipolar transistors; optical fibre communication; -4.8 V; 0.2 micron; 122 GHz; 2.95 W; 40 Gbit/s; 54 Gbit/s; DEMUX IC module; MUX IC; SiGe; SiGe-HBT-based multiplexer IC; bipolar digital integrated circuits; clock duty distortion; data retiming; error-free operation; forward error correction; full-rate clock; master-slave delayed flip-flop; on-wafer probes; optical fiber communication; optical fiber link; self-aligned selective-epitaxial-growth; serial communication systems; timing design; timing margin; Clocks; Germanium silicon alloys; Heterojunction bipolar transistors; Multiplexing; Optical distortion; Optical fibers; Optical transmitters; Photonic integrated circuits; Silicon germanium; Timing jitter; Bipolar digital integrated circuits; full-rate clock architecture; multiplexer; optical fiber communication;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2005.843612
  • Filename
    1408101