Title :
Si-H bond breaking induced retention degradation during packaging process of 256 mbit DRAMs with negative wordline bias
Author :
Chang, Minchen ; Lin, Jengping ; Lai, Chao-Sung ; Chang, Ruey-Dar ; Shih, Steven N. ; Wang, Mao-Ying ; Lee, Pei-Ing
Author_Institution :
Dept. of Electron. Eng., Chung Gung Univ., Tao-Yuan, Taiwan
fDate :
4/1/2005 12:00:00 AM
Abstract :
Data retention degradation of a 256-Mbit DRAM during the packaging process is investigated in this paper. Electrical measurement and device simulation show that a trap-assisted leakage degrades the retention time even in packaging process at about 250°C. Retention time of the degraded chip is strongly dependent on the negative wordline voltage and operation temperature, but less sensitive to the substrate bias. Trap-assisted gate induced drain leakage is proposed as the mechanism of retention loss in the degraded chip. The degraded chips usually can be repaired by another thermal baking process. We propose Si-H bond breaking and the subsequent trap generation at the gate and drain overlap region as the root cause of retention degradation according to the fact that the Si-H bond density of backend passivation oxide and nitride layers correlate well with the retention performance of DRAM chips with negative wordline bias. Moreover, the packaged chip shows variable retention behavior during a thermal baking of 250°C. Theoretical calculation indicates that the trap generation or movement to the high electrical field region beneath the gate can increase the trap-assisted gate induced drain leakage by about an order of magnitude.
Keywords :
DRAM chips; electron traps; integrated circuit bonding; leakage currents; semiconductor device measurement; semiconductor device models; semiconductor device packaging; 250 C; 256 Mbit; 256 Mbit DRAM; DRAM packaging; Si-H bond breaking; Si-H bond density; SiH; backend passivation oxide; data retention degradation; device simulation; electrical measurement; high electrical field region; negative wordline bias; negative wordline voltage; nitride layers; substrate bias; thermal baking process; trap generation; trap movement; trap-assisted gate induced drain leakage; Bonding; Electric variables measurement; Packaging; Random access memory; Semiconductor device measurement; Temperature dependence; Temperature sensors; Thermal degradation; Time measurement; Voltage; DRAM; GIDL; negative wordline; package; retention time; trapping;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2005.844743