DocumentCode :
746710
Title :
Optimization of embedded compact nonvolatile memories for sub-100-nm CMOS generations
Author :
Akil, Nader ; Van Duuren, Michiel ; Slotboom, Michiel ; Baks, Wilko ; Goarin, Pierre ; Van Schaijk, Rob ; Tello, Pablo G. ; Cuppens, Roger
Author_Institution :
Philips Res. Leuven, Belgium
Volume :
52
Issue :
4
fYear :
2005
fDate :
4/1/2005 12:00:00 AM
Firstpage :
492
Lastpage :
499
Abstract :
The performance of compact nonvolatile memory cells, meant for embedded applications in advanced CMOS processes, is studied and analyzed in detail by means of technology computer-aided design (TCAD), and new experimental results are presented. Improvement of the memory performance is achieved. The key element of this improvement is access gate oxide thickness reduction combined with suitable design of the channel/source/drain doping profiles. An increase of the memory readout current by a factor of two was achieved with an excellent low-leakage current level of the access gate transistor. The increase of the read current allows faster read access, while the excellent subthreshold behavior of the access gate transistor allows aggressive scaling of the access gate length down to 160 nm. A gate voltage as low as 1 V can be used for reading the cell, so there is no need for voltage boosting. The source-side injection programming speed is increased by one order of magnitude for devices with thin access gate oxide. The compact cell is suited for embedded applications in sub-100-nm CMOS generations.
Keywords :
CMOS integrated circuits; EPROM; circuit optimisation; leakage currents; nanoelectronics; technology CAD (electronics); 1 V; 160 nm; EEPROM; access gate oxide thickness reduction; access gate transistor; channel doping profile; compact nonvolatile memory cells; drain doping profile; embedded compact nonvolatile memories; gate voltage; low-leakage current; memory readout current; read current; source doping profile; source-side injection programming speed; sub-100-nm CMOS generation; technology computer-aided design; thin access gate oxide; Application software; Boosting; CMOS process; CMOS technology; Design automation; Fabrication; Low voltage; Nonvolatile memory; Performance analysis; Scalability; EEPROM; halo; source-side injection; technology computer-aided design (TCAD);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2005.844760
Filename :
1408149
Link To Document :
بازگشت