DocumentCode :
747561
Title :
Self-Test Techniques for Crypto-Devices
Author :
Natale, Giorgio Di ; Doulcier, Marion ; Flottes, Marie-Lise ; Rouzeyre, Bruno
Author_Institution :
Lab. d´´Inf. de Robot. et de Microelectron. de Montpellier, Montpellier, France
Volume :
18
Issue :
2
fYear :
2010
Firstpage :
329
Lastpage :
333
Abstract :
This paper describes a generic built-in self-test strategy for devices implementing symmetric encryption algorithms. Taking advantage of the inner iterative structures of crypto-cores, test facilities are easily set-up for circular self-test of the crypto-cores, built-in pseudorandom test generation and response analysis for other cores in the host device. Main advantages of the proposed test implementation are an architecture with no visible scan chain, 100% fault coverage on crypto-cores with negligible area overhead, availability of pseudorandom test sources, and very low aliasing response compaction for other cores.
Keywords :
built-in self test; cryptography; built-in pseudorandom test generation; circular self-testing; crypto-cores; response analysis; symmetric encryption; Digital circuit testing; security; self-testing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2010045
Filename :
4837875
Link To Document :
بازگشت