DocumentCode :
747629
Title :
Fabrication and Characterization of Sidewall Defined Silicon-on-Insulator Single-Electron Transistor
Author :
Jung, Young Chai ; Cho, Keun Hwi ; Hong, Byoung Hak ; Son, Seung Hun ; Kim, Duk Soo ; Whang, Dongmok ; Hwang, Sung Woo ; Yu, Yun Seop ; Ahn, David
Author_Institution :
Sch. of Electr. Eng., Korea Univ., Seoul
Volume :
7
Issue :
5
fYear :
2008
Firstpage :
544
Lastpage :
550
Abstract :
We reported the fabrication and characterization of a new type of silicon-on-insulator (SOI) single-electron transistor utilizing usual CMOS sidewall gate structures. We used oxide sidewall spacer layers as well as two poly-Si finger gates on an SOI wire mesa as implantation masks, to form tunnel barriers and thus a quantum dot (QD) that is smaller than the spacing between polygates. Characterization results exhibited clear Coulomb oscillations persisting up to 30 K. The Coulomb energy and the size of the QD extracted from three devices were consistent with the spacing between two poly-Si gates of each device. Furthermore, the junction capacitance of each device was almost constant and only the gate capacitance varied. These analyses suggested that the size of the QD was fully controlled by the process.
Keywords :
CMOS integrated circuits; silicon-on-insulator; single electron transistors; CMOS sidewall gate structures; Coulomb oscillations; gate capacitance; junction capacitance; quantum dot; silicon-on-insulator single-electron transistor; temperature 30 K; tunnel barriers; Coulomb oscillation; Single electron transistor (SET); oxide sidewall spacer; poly silicon gate; silicon on insulator (SOT); silicon-on-insulator (SOI); single-electron transistor (SET);
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2008.927042
Filename :
4539995
Link To Document :
بازگشت