DocumentCode :
750002
Title :
Efficient realizations of the discrete and continuous wavelet transforms: from single chip implementations to mappings on SIMD array computers
Author :
Chakrabarti, Chaitali ; Vishwanath, Mohan
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
43
Issue :
3
fYear :
1995
fDate :
3/1/1995 12:00:00 AM
Firstpage :
759
Lastpage :
771
Abstract :
This paper presents a wide range of algorithms and architectures for computing the 1D and 2D discrete wavelet transform (DWT) and the 1D and 2D continuous wavelet transform (CWT). The algorithms and architectures presented are independent of the size and nature of the wavelet function. New on-line algorithms are proposed for the DWT and the CWT that require significantly small storage. The proposed systolic array and the parallel filter architectures implement these on-line algorithms and are optimal both with respect to area and time (under the word-serial model). Moreover, these architectures are very regular and support single chip implementations in VLSI. The proposed SIMD architectures implement the existing pyramid and a´trous algorithms and are optimal with respect to time
Keywords :
VLSI; digital filters; digital signal processing chips; parallel algorithms; systolic arrays; wavelet transforms; CWT; DWT; SIMD architecture; SIMD array computers; VLSI; continuous wavelet transforms; discrete wavelet transforms; on-line algorithms; parallel filter architecture; pyramid; single chip implementations; storage; systolic array; wavelet function; word-serial model; Computer architecture; Continuous wavelet transforms; Discrete transforms; Discrete wavelet transforms; Filters; Numerical analysis; Signal analysis; Systolic arrays; Very large scale integration; Wavelet transforms;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/78.370630
Filename :
370630
Link To Document :
بازگشت