DocumentCode :
751359
Title :
Continuous time sigma-delta modulator based on binary weighted charge balance
Author :
Hernández, L. ; Pun, E. ; Prefasi, E. ; Paton, S.
Author_Institution :
Dept. of Electron. Technol., Univ. Carlos III, Leganes
Volume :
45
Issue :
9
fYear :
2009
Firstpage :
458
Lastpage :
460
Abstract :
A novel multibit continuous time sigma-delta modulator architecture that does not require a flash converter is presented. The quantiser of this modulator is similar to an integrating ADC that is operated with a binary weighted charge balancing algorithm. The charge residue in the integrating ADC at the end of each conversion cycle is accumulated for the next conversion, providing first-order noise shaping. The modulator order can be increased by the addition of more integrating stages.
Keywords :
continuous time systems; quantisation (signal); sigma-delta modulation; binary weighted charge balancing algorithm; charge residue; first-order noise shaping; integrating ADC; modulator order; multibit continuous time sigma-delta modulator architecture; quantiser;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2009.0323
Filename :
4840295
Link To Document :
بازگشت