DocumentCode :
751390
Title :
Trends in low-power RAM circuit technologies
Author :
Itoh, Kiyoo ; Sasaki, Kazuhiko ; Nakagome, Yoshinobu
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
Volume :
83
Issue :
4
fYear :
1995
fDate :
4/1/1995 12:00:00 AM
Firstpage :
524
Lastpage :
543
Abstract :
Trends in low-power circuit technologies of CMOS RAM chips are reviewed in terms of three key issues: charging capacitance, operating voltage, and dc current. The discussion includes a general description of power sources in a RAM chip, and covers both DRAMs and SRAMs. In DRAMs, successive circuit advancements have produced a power reduction equivalent to two to three orders of magnitude over the last decade for a fixed memory capacity chip. Coupled with the low-power advantage of CMOS circuits, two technologies have been the major contributors to power reduction: lower charging capacitance due to partial activation of multi-divided arrays that use multi-divisions of data and word lines; and lower operating voltage resulting from external power supply reduction, half-VDD precharging and on-chip voltage down converting scheme. In SRAMs, partial activation of a multi-divided word line drastically reduces the dc current from the data-line load to the selected cell. In addition to advances in the sense amplifier circuit, an auto power down scheme that uses address transition detection for word driver and column circuitry further reduces the dc current. It is also shown that to design ultralow voltage DRAMs and SRAMs, the application of subthreshold current reduction circuits (such as source-gate back biasing) to cell and iterative circuit blocks will be indispensable in the future
Keywords :
CMOS memory circuits; DRAM chips; SRAM chips; cellular arrays; large scale integration; memory architecture; CMOS; DRAM; SRAM; address transition detection; charging capacitance; circuit technologies; column circuitry; dc current; external power supply reduction; fixed memory capacity chip; low-power RAM; multi-divided arrays; on-chip voltage down converting; operating voltage; partial activation; power sources; sense amplifier circuit; source-gate back biasing; subthreshold current reduction circuits; word driver; CMOS memory circuits; CMOS technology; Capacitance; Coupling circuits; Driver circuits; Power amplifiers; Power supplies; Random access memory; Read-write memory; Voltage;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/5.371965
Filename :
371965
Link To Document :
بازگشت