Author :
Hu, Hang ; Jacobs, Jarvis B. ; Su, Lisa T. ; Antoniadis, Dimitri A.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., MIT, Cambridge, MA, USA
Abstract :
The scaling relationships among three fundamental quantities of deep-submicron MOSFET´s, i.e., effective channel length Leff, device speed gm/WCox, and drain-induced barrier lowering (DIBL) δVt/δVds, are investigated using both device measurements and numerical simulations. It is found that these relationships can be expressed in power-law forms with excellent statistical significance for both experimental and simulation data samples. The dependence of these scaling relationships on two sets of device parameters is also investigated experimentally and confirmed by numerical simulations. These two sets of parameters are: 1) channel parameters-gate oxide thickness tox threshold voltage Vt, and channel doping profile; and 2) source/drain parameters-junction depth xj, parasitic resistance Rsd , and junction abruptness (e.g., “halo” doping structure). In the deep-submicron regime with Leff from 0.5 μm down to sub-0.1 μm, it is found that certain relationships among the three fundamental quantities are insensitive or “universal” with respect to particular subsets of device parameters. The relationship between gm/WCox and δVt/δVds with Leff as an implicit variable is found to be insensitive to tox, Vt , and channel doping profile within their respective experimental ranges. The trade-off between device performance (represented by gm /WCox) and short channel effect (represented by δVt/δVds) is dominated by source/drain parameters xj, Rsd and junction abruptness, rather than channel parameters tox, Vt and channel doping profile. Also, the power coefficient relating δVt/δVds, to Leff is found to be insensitive to tox, Vt, and channel doping
Keywords :
MOSFET; doping profiles; semiconductor doping; simulation; 0.1 to 0.5 micron; MOSFET scaling; channel doping profile; channel parameters; deep-submicron MOSFET; device measurements; device parameters; device speed; drain-induced barrier lowering; effective channel length; gate oxide thickness; halo doping structure; junction abruptness; junction depth; parasitic resistance; power coefficient; power-law forms; short channel effect; simulation; source/drain parameters; threshold voltage; Doping profiles; Helium; Jacobian matrices; Length measurement; MOSFET circuits; Numerical simulation; Silicon; Student members; Threshold voltage; Velocity measurement;