DocumentCode :
753257
Title :
Simultaneous power supply planning and noise avoidance in floorplan design
Author :
Chen, Hung-Ming ; Huang, Li-Da ; Liu, I-Min ; Wong, Martin D F
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
24
Issue :
4
fYear :
2005
fDate :
4/1/2005 12:00:00 AM
Firstpage :
578
Lastpage :
587
Abstract :
With today´s advanced integrated circuit manufacturing technology in deep submicron (DSM) environment, we can integrate entire electronic systems on a single system on a chip. However, without careful power supply planning in layout, the design of chips will suffer from local hot spots, insufficient power supply, and signal integrity problems. Postfloorplanning or postroute methodologies in solving power delivery and signal integrity problems have been applied but they will cause a long turnaround time, which adds costly delays to time-to-market. In this paper, we study the problem of simultaneous power supply planning and noise avoidance as early as in the floorplanning stage. We show that the problem of simultaneous power supply planning and noise avoidance can be formulated as a constrained maximum flow problem and present an efficient yet effective heuristic to handle the problem. Experimental results are encouraging. With a slight increase of total wirelength, we achieve almost no static IR (voltage)-drop requirement violation in meeting the current and power demand requirement imposed by the circuit blocks compared with a traditional floorplanner and 45.7% of improvement on a ΔI noise constraint violation compared with the approach that only considers power supply planning.
Keywords :
circuit layout CAD; heuristic programming; integrated circuit layout; integrated circuit noise; integrated circuit reliability; constrained maximum flow problem; current demand requirement; deep submicron environment; floorplan design; floorplanning stage; insufficient power supply; integrated circuit manufacturing technology; local hot spots; noise avoidance; noise constraint violation; physical design; power demand requirement; power supply planning; signal integrity problems; voltage drop; wirelength increase; Added delay; Delay effects; Integrated circuit manufacture; Integrated circuit noise; Integrated circuit technology; Meeting planning; Power supplies; Power system planning; Signal design; Working environment noise; Floorplanning; physical design; power supply planning; signal integrity;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2005.844088
Filename :
1411935
Link To Document :
بازگشت