• DocumentCode
    754526
  • Title

    Test data compression and decompression based on internal scan chains and Golomb coding

  • Author

    Chandra, Anshuman ; Chakrabarty, Krishnendu

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
  • Volume
    21
  • Issue
    6
  • fYear
    2002
  • fDate
    6/1/2002 12:00:00 AM
  • Firstpage
    715
  • Lastpage
    722
  • Abstract
    We present a data compression method and decompression architecture for testing embedded cores in a system-on-a-chip (SOC). The proposed approach makes effective use of Golomb coding and the internal scan chain(s) of the core under test and provides significantly better results than a recent compression method that uses Golomb coding and a separate cyclical scan register (CSR). The major advantages of Golomb coding of test data include very high compression, analytically predictable compression results, and a low-cost and scalable on-chip decoder. The use of the internal scan chain for decompression obviates the need for a CSR, thereby reducing hardware overhead considerably. In addition, the novel interleaving decompression architecture allows multiple cores in an SOC to be tested concurrently using a single ATE I/O channel. We demonstrate the effectiveness of the proposed approach by. applying it to the ISCAS 89 benchmark circuits
  • Keywords
    application specific integrated circuits; automatic test equipment; boundary scan testing; data compression; decoding; integrated circuit testing; logic testing; ATE I/O channel; Golomb coding; ISCAS 89 benchmark circuits; analytically predictable results; embedded cores; hardware overhead; interleaving decompression architecture; internal scan chains; multiple cores; scalable on-chip decoder; system-on-a-chip; test data compression; test data decompression; Channel capacity; Circuit testing; Data compression; Decoding; Hardware; Interleaved codes; System testing; System-on-a-chip; Test data compression; Time to market;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2002.1004315
  • Filename
    1004315