DocumentCode :
754619
Title :
An Integrated Layout-Synthesis Approach for Analog ICs
Author :
Lopez, Rafael Castro ; Guerra, O. ; Roca, E. ; Fernandez, F.V.
Author_Institution :
Inst. de Microelectron. de Sevilla, Centro Nac. de Microelectron., Sevilla
Volume :
27
Issue :
7
fYear :
2008
fDate :
7/1/2008 12:00:00 AM
Firstpage :
1179
Lastpage :
1189
Abstract :
In analog integrated circuit design, iterations between electrical and physical syntheses to counterbalance layout-induced performance degradations should be avoided as much as possible. One possible solution involves the integration of traditionally separated electrical and physical synthesis phases by including layout-induced effects right into the electrical synthesis phase in what has been called parasitic-aware synthesis. This solution, as such, is not yet complete since there are geometric requirements (minimization of area or fulfillment of certain layout aspect ratio, among others) whose effects on the resulting parasitics are not usually considered during the electrical synthesis. In this paper, a layout-aware solution for analog cells that tackles both geometric and parasitic-aware electrical synthesis is proposed. Several design examples are provided.
Keywords :
analogue integrated circuits; integrated circuit design; integrated circuit layout; network synthesis; analog cells; analog integrated circuit design; electrical syntheses; integrated layout synthesis; parasitic aware synthesis; physical syntheses; Analog integrated circuits; Circuit synthesis; Degradation; Design automation; Design optimization; Integrated circuit layout; Integrated circuit synthesis; MOSFETs; Minimization; Production; Analog integrated circuit (IC); design automation; floorplan sizing; layout parasitics; layout-aware synthesis;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2008.923417
Filename :
4544854
Link To Document :
بازگشت